vselect_imax.ll
17.4 KB
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
; RUN: opt < %s -cost-model -analyze -mtriple=arm-apple-ios6.0.0 -mcpu=cortex-a8 | FileCheck %s --check-prefix=COST
; RUN: llc -mtriple=arm-eabi -mattr=+neon %s -o - | FileCheck %s
; Make sure that ARM backend with NEON handles vselect.
define void @vmax_v4i32(<4 x i32>* %m, <4 x i32> %a, <4 x i32> %b) {
; CHECK: vmax.s32 {{q[0-9]+}}, {{q[0-9]+}}, {{q[0-9]+}}
%cmpres = icmp sgt <4 x i32> %a, %b
%maxres = select <4 x i1> %cmpres, <4 x i32> %a, <4 x i32> %b
store <4 x i32> %maxres, <4 x i32>* %m
ret void
}
%T0_10 = type <16 x i16>
%T1_10 = type <16 x i1>
; CHECK-LABEL: func_blend10:
define void @func_blend10(%T0_10* %loadaddr, %T0_10* %loadaddr2,
%T1_10* %blend, %T0_10* %storeaddr) {
%v0 = load %T0_10, %T0_10* %loadaddr
%v1 = load %T0_10, %T0_10* %loadaddr2
%c = icmp slt %T0_10 %v0, %v1
; CHECK: vmin.s16
; CHECK: vmin.s16
; COST: func_blend10
; COST: cost of 2 {{.*}} select
%r = select %T1_10 %c, %T0_10 %v0, %T0_10 %v1
store %T0_10 %r, %T0_10* %storeaddr
ret void
}
%T0_14 = type <8 x i32>
%T1_14 = type <8 x i1>
; CHECK-LABEL: func_blend14:
define void @func_blend14(%T0_14* %loadaddr, %T0_14* %loadaddr2,
%T1_14* %blend, %T0_14* %storeaddr) {
%v0 = load %T0_14, %T0_14* %loadaddr
%v1 = load %T0_14, %T0_14* %loadaddr2
%c = icmp slt %T0_14 %v0, %v1
; CHECK: vmin.s32
; CHECK: vmin.s32
; COST: func_blend14
; COST: cost of 2 {{.*}} select
%r = select %T1_14 %c, %T0_14 %v0, %T0_14 %v1
store %T0_14 %r, %T0_14* %storeaddr
ret void
}
%T0_15 = type <16 x i32>
%T1_15 = type <16 x i1>
; CHECK-LABEL: func_blend15:
define void @func_blend15(%T0_15* %loadaddr, %T0_15* %loadaddr2,
%T1_15* %blend, %T0_15* %storeaddr) {
; CHECK: vmin.s32
; CHECK: vmin.s32
%v0 = load %T0_15, %T0_15* %loadaddr
%v1 = load %T0_15, %T0_15* %loadaddr2
%c = icmp slt %T0_15 %v0, %v1
; COST: func_blend15
; COST: cost of 4 {{.*}} select
%r = select %T1_15 %c, %T0_15 %v0, %T0_15 %v1
store %T0_15 %r, %T0_15* %storeaddr
ret void
}
; We adjusted the cost model of the following selects. When we improve code
; lowering we also need to adjust the cost.
%T0_18 = type <4 x i64>
%T1_18 = type <4 x i1>
define void @func_blend18(%T0_18* %loadaddr, %T0_18* %loadaddr2,
%T1_18* %blend, %T0_18* %storeaddr) {
; CHECK-LABEL: func_blend18:
; CHECK: @ %bb.0:
; CHECK-NEXT: .save {r4, r5, r6, r7, r11, lr}
; CHECK-NEXT: push {r4, r5, r6, r7, r11, lr}
; CHECK-NEXT: vld1.64 {d22, d23}, [r0:128]!
; CHECK-NEXT: vld1.64 {d18, d19}, [r1:128]!
; CHECK-NEXT: vld1.64 {d16, d17}, [r1:128]
; CHECK-NEXT: mov r1, #0
; CHECK-NEXT: vld1.64 {d20, d21}, [r0:128]
; CHECK-NEXT: vmov.32 r12, d16[0]
; CHECK-NEXT: vmov.32 r2, d20[0]
; CHECK-NEXT: vmov.32 lr, d16[1]
; CHECK-NEXT: vmov.32 r0, d20[1]
; CHECK-NEXT: vmov.32 r7, d18[0]
; CHECK-NEXT: vmov.32 r5, d22[0]
; CHECK-NEXT: vmov.32 r4, d22[1]
; CHECK-NEXT: vmov.32 r6, d17[0]
; CHECK-NEXT: subs r2, r2, r12
; CHECK-NEXT: vmov.32 r2, d18[1]
; CHECK-NEXT: sbcs r0, r0, lr
; CHECK-NEXT: mov r0, #0
; CHECK-NEXT: movlt r0, #1
; CHECK-NEXT: cmp r0, #0
; CHECK-NEXT: mvnne r0, #0
; CHECK-NEXT: subs r7, r5, r7
; CHECK-NEXT: vmov.32 r7, d21[0]
; CHECK-NEXT: vmov.32 r5, d17[1]
; CHECK-NEXT: sbcs r2, r4, r2
; CHECK-NEXT: vmov.32 r4, d21[1]
; CHECK-NEXT: mov r2, #0
; CHECK-NEXT: movlt r2, #1
; CHECK-NEXT: cmp r2, #0
; CHECK-NEXT: mvnne r2, #0
; CHECK-NEXT: subs r7, r7, r6
; CHECK-NEXT: vmov.32 r6, d23[0]
; CHECK-NEXT: vmov.32 r7, d19[0]
; CHECK-NEXT: sbcs r5, r4, r5
; CHECK-NEXT: mov r4, #0
; CHECK-NEXT: movlt r4, #1
; CHECK-NEXT: vmov.32 r5, d19[1]
; CHECK-NEXT: subs r7, r6, r7
; CHECK-NEXT: vmov.32 r7, d23[1]
; CHECK-NEXT: sbcs r7, r7, r5
; CHECK-NEXT: movlt r1, #1
; CHECK-NEXT: cmp r1, #0
; CHECK-NEXT: mvnne r1, #0
; CHECK-NEXT: cmp r4, #0
; CHECK-NEXT: vdup.32 d25, r1
; CHECK-NEXT: mvnne r4, #0
; CHECK-NEXT: vdup.32 d24, r2
; CHECK-NEXT: vdup.32 d27, r4
; CHECK-NEXT: vbsl q12, q11, q9
; CHECK-NEXT: vdup.32 d26, r0
; CHECK-NEXT: vbsl q13, q10, q8
; CHECK-NEXT: vst1.64 {d24, d25}, [r3:128]!
; CHECK-NEXT: vst1.64 {d26, d27}, [r3:128]
; CHECK-NEXT: pop {r4, r5, r6, r7, r11, lr}
; CHECK-NEXT: mov pc, lr
%v0 = load %T0_18, %T0_18* %loadaddr
%v1 = load %T0_18, %T0_18* %loadaddr2
%c = icmp slt %T0_18 %v0, %v1
; COST: func_blend18
; COST: cost of 19 {{.*}} select
%r = select %T1_18 %c, %T0_18 %v0, %T0_18 %v1
store %T0_18 %r, %T0_18* %storeaddr
ret void
}
%T0_19 = type <8 x i64>
%T1_19 = type <8 x i1>
define void @func_blend19(%T0_19* %loadaddr, %T0_19* %loadaddr2,
%T1_19* %blend, %T0_19* %storeaddr) {
; CHECK-LABEL: func_blend19:
; CHECK: @ %bb.0:
; CHECK-NEXT: .save {r4, r5, r6, lr}
; CHECK-NEXT: push {r4, r5, r6, lr}
; CHECK-NEXT: mov r12, r1
; CHECK-NEXT: mov r2, r0
; CHECK-NEXT: vld1.64 {d24, d25}, [r12:128]!
; CHECK-NEXT: mov r6, #0
; CHECK-NEXT: mov lr, #0
; CHECK-NEXT: vld1.64 {d28, d29}, [r2:128]!
; CHECK-NEXT: vld1.64 {d16, d17}, [r12:128]
; CHECK-NEXT: vld1.64 {d18, d19}, [r2:128]
; CHECK-NEXT: add r2, r1, #32
; CHECK-NEXT: add r1, r1, #48
; CHECK-NEXT: vld1.64 {d20, d21}, [r2:128]
; CHECK-NEXT: add r2, r0, #32
; CHECK-NEXT: add r0, r0, #48
; CHECK-NEXT: vld1.64 {d30, d31}, [r2:128]
; CHECK-NEXT: vmov.32 r4, d16[0]
; CHECK-NEXT: vmov.32 r2, d18[0]
; CHECK-NEXT: vmov.32 r12, d16[1]
; CHECK-NEXT: vmov.32 r5, d18[1]
; CHECK-NEXT: vld1.64 {d22, d23}, [r1:128]
; CHECK-NEXT: vmov.32 r1, d21[0]
; CHECK-NEXT: vld1.64 {d26, d27}, [r0:128]
; CHECK-NEXT: vmov.32 r0, d21[1]
; CHECK-NEXT: subs r2, r2, r4
; CHECK-NEXT: vmov.32 r4, d31[1]
; CHECK-NEXT: vmov.32 r2, d31[0]
; CHECK-NEXT: sbcs r5, r5, r12
; CHECK-NEXT: mov r12, #0
; CHECK-NEXT: movlt r12, #1
; CHECK-NEXT: cmp r12, #0
; CHECK-NEXT: mvnne r12, #0
; CHECK-NEXT: vmov.32 r5, d25[0]
; CHECK-NEXT: subs r1, r2, r1
; CHECK-NEXT: mov r2, #0
; CHECK-NEXT: sbcs r0, r4, r0
; CHECK-NEXT: vmov.32 r1, d29[0]
; CHECK-NEXT: vmov.32 r0, d25[1]
; CHECK-NEXT: movlt r2, #1
; CHECK-NEXT: vmov.32 r4, d29[1]
; CHECK-NEXT: cmp r2, #0
; CHECK-NEXT: mvnne r2, #0
; CHECK-NEXT: vdup.32 d5, r2
; CHECK-NEXT: subs r1, r1, r5
; CHECK-NEXT: vmov.32 r5, d24[1]
; CHECK-NEXT: vmov.32 r1, d24[0]
; CHECK-NEXT: sbcs r0, r4, r0
; CHECK-NEXT: vmov.32 r4, d28[0]
; CHECK-NEXT: mov r0, #0
; CHECK-NEXT: movlt r0, #1
; CHECK-NEXT: cmp r0, #0
; CHECK-NEXT: mvnne r0, #0
; CHECK-NEXT: vdup.32 d1, r0
; CHECK-NEXT: vmov.32 r0, d19[0]
; CHECK-NEXT: subs r1, r4, r1
; CHECK-NEXT: vmov.32 r4, d17[0]
; CHECK-NEXT: vmov.32 r1, d28[1]
; CHECK-NEXT: sbcs r1, r1, r5
; CHECK-NEXT: vmov.32 r5, d17[1]
; CHECK-NEXT: mov r1, #0
; CHECK-NEXT: movlt r1, #1
; CHECK-NEXT: cmp r1, #0
; CHECK-NEXT: mvnne r1, #0
; CHECK-NEXT: subs r0, r0, r4
; CHECK-NEXT: vmov.32 r0, d19[1]
; CHECK-NEXT: vmov.32 r4, d22[0]
; CHECK-NEXT: vdup.32 d0, r1
; CHECK-NEXT: vmov.32 r1, d22[1]
; CHECK-NEXT: vbsl q0, q14, q12
; CHECK-NEXT: sbcs r0, r0, r5
; CHECK-NEXT: vmov.32 r5, d26[0]
; CHECK-NEXT: mov r0, #0
; CHECK-NEXT: movlt r0, #1
; CHECK-NEXT: subs r4, r5, r4
; CHECK-NEXT: vmov.32 r5, d20[0]
; CHECK-NEXT: vmov.32 r4, d26[1]
; CHECK-NEXT: sbcs r1, r4, r1
; CHECK-NEXT: vmov.32 r4, d30[0]
; CHECK-NEXT: mov r1, #0
; CHECK-NEXT: movlt r1, #1
; CHECK-NEXT: subs r4, r4, r5
; CHECK-NEXT: vmov.32 r5, d30[1]
; CHECK-NEXT: vmov.32 r4, d20[1]
; CHECK-NEXT: sbcs r4, r5, r4
; CHECK-NEXT: vmov.32 r5, d27[0]
; CHECK-NEXT: vmov.32 r4, d23[0]
; CHECK-NEXT: movlt r6, #1
; CHECK-NEXT: subs r4, r5, r4
; CHECK-NEXT: vmov.32 r5, d27[1]
; CHECK-NEXT: vmov.32 r4, d23[1]
; CHECK-NEXT: sbcs r4, r5, r4
; CHECK-NEXT: movlt lr, #1
; CHECK-NEXT: cmp lr, #0
; CHECK-NEXT: mvnne lr, #0
; CHECK-NEXT: cmp r6, #0
; CHECK-NEXT: mvnne r6, #0
; CHECK-NEXT: cmp r1, #0
; CHECK-NEXT: mvnne r1, #0
; CHECK-NEXT: cmp r0, #0
; CHECK-NEXT: vdup.32 d4, r6
; CHECK-NEXT: mvnne r0, #0
; CHECK-NEXT: vdup.32 d3, lr
; CHECK-NEXT: vbsl q2, q15, q10
; CHECK-NEXT: vdup.32 d21, r0
; CHECK-NEXT: add r0, r3, #32
; CHECK-NEXT: vdup.32 d2, r1
; CHECK-NEXT: vdup.32 d20, r12
; CHECK-NEXT: vbsl q1, q13, q11
; CHECK-NEXT: vst1.64 {d4, d5}, [r0:128]
; CHECK-NEXT: add r0, r3, #48
; CHECK-NEXT: vbsl q10, q9, q8
; CHECK-NEXT: vst1.64 {d0, d1}, [r3:128]!
; CHECK-NEXT: vst1.64 {d2, d3}, [r0:128]
; CHECK-NEXT: vst1.64 {d20, d21}, [r3:128]
; CHECK-NEXT: pop {r4, r5, r6, lr}
; CHECK-NEXT: mov pc, lr
%v0 = load %T0_19, %T0_19* %loadaddr
%v1 = load %T0_19, %T0_19* %loadaddr2
%c = icmp slt %T0_19 %v0, %v1
; COST: func_blend19
; COST: cost of 50 {{.*}} select
%r = select %T1_19 %c, %T0_19 %v0, %T0_19 %v1
store %T0_19 %r, %T0_19* %storeaddr
ret void
}
%T0_20 = type <16 x i64>
%T1_20 = type <16 x i1>
define void @func_blend20(%T0_20* %loadaddr, %T0_20* %loadaddr2,
%T1_20* %blend, %T0_20* %storeaddr) {
; CHECK-LABEL: func_blend20:
; CHECK: @ %bb.0:
; CHECK-NEXT: .save {r4, r5, r6, r7, r8, r9, r10, r11, lr}
; CHECK-NEXT: push {r4, r5, r6, r7, r8, r9, r10, r11, lr}
; CHECK-NEXT: .pad #4
; CHECK-NEXT: sub sp, sp, #4
; CHECK-NEXT: .vsave {d8, d9, d10, d11}
; CHECK-NEXT: vpush {d8, d9, d10, d11}
; CHECK-NEXT: .pad #8
; CHECK-NEXT: sub sp, sp, #8
; CHECK-NEXT: add r9, r1, #64
; CHECK-NEXT: mov r2, #32
; CHECK-NEXT: add r8, r0, #64
; CHECK-NEXT: vld1.64 {d18, d19}, [r9:128], r2
; CHECK-NEXT: mov r10, #0
; CHECK-NEXT: vld1.64 {d22, d23}, [r8:128], r2
; CHECK-NEXT: vmov.32 r2, d19[0]
; CHECK-NEXT: str r3, [sp, #4] @ 4-byte Spill
; CHECK-NEXT: vmov.32 r7, d23[0]
; CHECK-NEXT: mov r3, #0
; CHECK-NEXT: vmov.32 r5, d19[1]
; CHECK-NEXT: vmov.32 r6, d23[1]
; CHECK-NEXT: vld1.64 {d2, d3}, [r9:128]!
; CHECK-NEXT: vmov.32 r12, d2[0]
; CHECK-NEXT: subs r2, r7, r2
; CHECK-NEXT: mov r7, r1
; CHECK-NEXT: vld1.64 {d20, d21}, [r7:128]!
; CHECK-NEXT: sbcs r2, r6, r5
; CHECK-NEXT: vmov.32 r5, d18[0]
; CHECK-NEXT: mov r2, #0
; CHECK-NEXT: vmov.32 r6, d22[0]
; CHECK-NEXT: movlt r2, #1
; CHECK-NEXT: cmp r2, #0
; CHECK-NEXT: vld1.64 {d0, d1}, [r7:128]
; CHECK-NEXT: mvnne r2, #0
; CHECK-NEXT: vdup.32 d17, r2
; CHECK-NEXT: mov r2, r0
; CHECK-NEXT: subs r5, r6, r5
; CHECK-NEXT: vmov.32 r6, d22[1]
; CHECK-NEXT: vmov.32 r5, d18[1]
; CHECK-NEXT: sbcs r5, r6, r5
; CHECK-NEXT: mov r5, #0
; CHECK-NEXT: movlt r5, #1
; CHECK-NEXT: cmp r5, #0
; CHECK-NEXT: mvnne r5, #0
; CHECK-NEXT: vdup.32 d16, r5
; CHECK-NEXT: vbsl q8, q11, q9
; CHECK-NEXT: vld1.64 {d22, d23}, [r2:128]!
; CHECK-NEXT: vmov.32 r5, d21[0]
; CHECK-NEXT: vmov.32 r6, d23[0]
; CHECK-NEXT: vld1.64 {d30, d31}, [r2:128]
; CHECK-NEXT: vmov.32 r2, d1[0]
; CHECK-NEXT: vmov.32 r7, d30[0]
; CHECK-NEXT: subs r5, r6, r5
; CHECK-NEXT: vmov.32 r6, d23[1]
; CHECK-NEXT: vmov.32 r5, d21[1]
; CHECK-NEXT: sbcs r5, r6, r5
; CHECK-NEXT: vmov.32 r6, d22[0]
; CHECK-NEXT: mov r5, #0
; CHECK-NEXT: movlt r5, #1
; CHECK-NEXT: cmp r5, #0
; CHECK-NEXT: mvnne r5, #0
; CHECK-NEXT: vdup.32 d19, r5
; CHECK-NEXT: vmov.32 r5, d20[0]
; CHECK-NEXT: subs r5, r6, r5
; CHECK-NEXT: vmov.32 r6, d22[1]
; CHECK-NEXT: vmov.32 r5, d20[1]
; CHECK-NEXT: sbcs r5, r6, r5
; CHECK-NEXT: mov r5, #0
; CHECK-NEXT: movlt r5, #1
; CHECK-NEXT: cmp r5, #0
; CHECK-NEXT: mvnne r5, #0
; CHECK-NEXT: vdup.32 d18, r5
; CHECK-NEXT: add r5, r0, #32
; CHECK-NEXT: vbsl q9, q11, q10
; CHECK-NEXT: vld1.64 {d22, d23}, [r5:128]
; CHECK-NEXT: add r5, r1, #32
; CHECK-NEXT: vld1.64 {d24, d25}, [r5:128]
; CHECK-NEXT: vmov.32 r5, d24[0]
; CHECK-NEXT: vmov.32 r6, d22[0]
; CHECK-NEXT: vmov.32 r4, d23[0]
; CHECK-NEXT: vld1.64 {d20, d21}, [r8:128]!
; CHECK-NEXT: vmov.32 r11, d21[0]
; CHECK-NEXT: subs r5, r6, r5
; CHECK-NEXT: vmov.32 r6, d22[1]
; CHECK-NEXT: vmov.32 r5, d24[1]
; CHECK-NEXT: sbcs r5, r6, r5
; CHECK-NEXT: vmov.32 r6, d25[0]
; CHECK-NEXT: movlt r10, #1
; CHECK-NEXT: cmp r10, #0
; CHECK-NEXT: mvnne r10, #0
; CHECK-NEXT: subs r4, r4, r6
; CHECK-NEXT: vmov.32 r6, d23[1]
; CHECK-NEXT: vmov.32 r4, d25[1]
; CHECK-NEXT: sbcs r4, r6, r4
; CHECK-NEXT: mov r6, #0
; CHECK-NEXT: vmov.32 r4, d31[0]
; CHECK-NEXT: movlt r6, #1
; CHECK-NEXT: cmp r6, #0
; CHECK-NEXT: mvnne r6, #0
; CHECK-NEXT: subs r2, r4, r2
; CHECK-NEXT: vmov.32 r4, d31[1]
; CHECK-NEXT: vmov.32 r2, d1[1]
; CHECK-NEXT: sbcs r2, r4, r2
; CHECK-NEXT: mov r2, #0
; CHECK-NEXT: movlt r2, #1
; CHECK-NEXT: cmp r2, #0
; CHECK-NEXT: mvnne r2, #0
; CHECK-NEXT: vdup.32 d27, r2
; CHECK-NEXT: add r2, r0, #48
; CHECK-NEXT: vld1.64 {d4, d5}, [r2:128]
; CHECK-NEXT: add r2, r1, #48
; CHECK-NEXT: add r0, r0, #80
; CHECK-NEXT: add r1, r1, #80
; CHECK-NEXT: vld1.64 {d6, d7}, [r2:128]
; CHECK-NEXT: vmov.32 r2, d7[0]
; CHECK-NEXT: vmov.32 r4, d5[0]
; CHECK-NEXT: vmov.32 r5, d4[0]
; CHECK-NEXT: vld1.64 {d8, d9}, [r0:128]
; CHECK-NEXT: subs r2, r4, r2
; CHECK-NEXT: vmov.32 r4, d5[1]
; CHECK-NEXT: vmov.32 r2, d7[1]
; CHECK-NEXT: sbcs r2, r4, r2
; CHECK-NEXT: vmov.32 r4, d0[0]
; CHECK-NEXT: mov r2, #0
; CHECK-NEXT: movlt r2, #1
; CHECK-NEXT: cmp r2, #0
; CHECK-NEXT: mvnne r2, #0
; CHECK-NEXT: vdup.32 d29, r2
; CHECK-NEXT: vmov.32 r2, d6[1]
; CHECK-NEXT: subs r4, r7, r4
; CHECK-NEXT: vmov.32 r7, d30[1]
; CHECK-NEXT: vmov.32 r4, d0[1]
; CHECK-NEXT: sbcs r4, r7, r4
; CHECK-NEXT: vmov.32 r7, d4[1]
; CHECK-NEXT: mov r4, #0
; CHECK-NEXT: movlt r4, #1
; CHECK-NEXT: cmp r4, #0
; CHECK-NEXT: mvnne r4, #0
; CHECK-NEXT: vdup.32 d26, r4
; CHECK-NEXT: vmov.32 r4, d6[0]
; CHECK-NEXT: vbsl q13, q15, q0
; CHECK-NEXT: vld1.64 {d0, d1}, [r9:128]
; CHECK-NEXT: vdup.32 d31, r6
; CHECK-NEXT: vmov.32 r9, d3[0]
; CHECK-NEXT: vdup.32 d30, r10
; CHECK-NEXT: vmov.32 r10, d21[1]
; CHECK-NEXT: vbsl q15, q11, q12
; CHECK-NEXT: subs r4, r5, r4
; CHECK-NEXT: sbcs r2, r7, r2
; CHECK-NEXT: vmov.32 r4, d0[1]
; CHECK-NEXT: mov r2, #0
; CHECK-NEXT: movlt r2, #1
; CHECK-NEXT: cmp r2, #0
; CHECK-NEXT: mvnne r2, #0
; CHECK-NEXT: vdup.32 d28, r2
; CHECK-NEXT: vbsl q14, q2, q3
; CHECK-NEXT: vld1.64 {d4, d5}, [r8:128]
; CHECK-NEXT: vmov.32 r2, d0[0]
; CHECK-NEXT: vmov.32 r6, d4[0]
; CHECK-NEXT: vmov.32 r5, d4[1]
; CHECK-NEXT: vld1.64 {d6, d7}, [r1:128]
; CHECK-NEXT: vmov.32 r7, d7[0]
; CHECK-NEXT: vmov.32 r1, d7[1]
; CHECK-NEXT: vmov.32 lr, d5[0]
; CHECK-NEXT: vmov.32 r8, d3[1]
; CHECK-NEXT: subs r0, r6, r2
; CHECK-NEXT: vmov.32 r2, d9[1]
; CHECK-NEXT: sbcs r0, r5, r4
; CHECK-NEXT: vmov.32 r4, d9[0]
; CHECK-NEXT: movlt r3, #1
; CHECK-NEXT: cmp r3, #0
; CHECK-NEXT: mvnne r3, #0
; CHECK-NEXT: vmov.32 r6, d8[1]
; CHECK-NEXT: mov r5, #0
; CHECK-NEXT: vmov.32 r0, d5[1]
; CHECK-NEXT: subs r4, r4, r7
; CHECK-NEXT: vmov.32 r7, d2[1]
; CHECK-NEXT: sbcs r1, r2, r1
; CHECK-NEXT: vmov.32 r2, d8[0]
; CHECK-NEXT: vmov.32 r1, d6[0]
; CHECK-NEXT: movlt r5, #1
; CHECK-NEXT: vmov.32 r4, d6[1]
; CHECK-NEXT: cmp r5, #0
; CHECK-NEXT: mvnne r5, #0
; CHECK-NEXT: vdup.32 d11, r5
; CHECK-NEXT: vmov.32 r5, d20[0]
; CHECK-NEXT: subs r1, r2, r1
; CHECK-NEXT: vmov.32 r2, d1[0]
; CHECK-NEXT: sbcs r1, r6, r4
; CHECK-NEXT: vmov.32 r6, d1[1]
; CHECK-NEXT: vmov.32 r4, d20[1]
; CHECK-NEXT: mov r1, #0
; CHECK-NEXT: movlt r1, #1
; CHECK-NEXT: cmp r1, #0
; CHECK-NEXT: mvnne r1, #0
; CHECK-NEXT: vdup.32 d10, r1
; CHECK-NEXT: mov r1, #0
; CHECK-NEXT: vbsl q5, q4, q3
; CHECK-NEXT: subs r2, lr, r2
; CHECK-NEXT: sbcs r0, r0, r6
; CHECK-NEXT: mov r0, #0
; CHECK-NEXT: movlt r0, #1
; CHECK-NEXT: subs r2, r5, r12
; CHECK-NEXT: sbcs r2, r4, r7
; CHECK-NEXT: mov r2, #0
; CHECK-NEXT: movlt r2, #1
; CHECK-NEXT: subs r7, r11, r9
; CHECK-NEXT: sbcs r7, r10, r8
; CHECK-NEXT: movlt r1, #1
; CHECK-NEXT: cmp r1, #0
; CHECK-NEXT: mvnne r1, #0
; CHECK-NEXT: cmp r2, #0
; CHECK-NEXT: vdup.32 d23, r1
; CHECK-NEXT: mvnne r2, #0
; CHECK-NEXT: cmp r0, #0
; CHECK-NEXT: ldr r1, [sp, #4] @ 4-byte Reload
; CHECK-NEXT: mvnne r0, #0
; CHECK-NEXT: vdup.32 d22, r2
; CHECK-NEXT: vdup.32 d25, r0
; CHECK-NEXT: add r0, r1, #80
; CHECK-NEXT: vbsl q11, q10, q1
; CHECK-NEXT: vdup.32 d24, r3
; CHECK-NEXT: vst1.64 {d10, d11}, [r0:128]
; CHECK-NEXT: add r0, r1, #32
; CHECK-NEXT: vbsl q12, q2, q0
; CHECK-NEXT: vst1.64 {d30, d31}, [r0:128]
; CHECK-NEXT: add r0, r1, #48
; CHECK-NEXT: vst1.64 {d28, d29}, [r0:128]
; CHECK-NEXT: add r0, r1, #64
; CHECK-NEXT: vst1.64 {d18, d19}, [r1:128]!
; CHECK-NEXT: vst1.64 {d26, d27}, [r1:128]
; CHECK-NEXT: mov r1, #32
; CHECK-NEXT: vst1.64 {d16, d17}, [r0:128], r1
; CHECK-NEXT: vst1.64 {d22, d23}, [r0:128]!
; CHECK-NEXT: vst1.64 {d24, d25}, [r0:128]
; CHECK-NEXT: add sp, sp, #8
; CHECK-NEXT: vpop {d8, d9, d10, d11}
; CHECK-NEXT: add sp, sp, #4
; CHECK-NEXT: pop {r4, r5, r6, r7, r8, r9, r10, r11, lr}
; CHECK-NEXT: mov pc, lr
%v0 = load %T0_20, %T0_20* %loadaddr
%v1 = load %T0_20, %T0_20* %loadaddr2
%c = icmp slt %T0_20 %v0, %v1
; COST: func_blend20
; COST: cost of 100 {{.*}} select
%r = select %T1_20 %c, %T0_20 %v0, %T0_20 %v1
store %T0_20 %r, %T0_20* %storeaddr
ret void
}