sve-intrinsics-ld1ro-addressing-mode-reg-imm.ll
6.47 KB
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
; RUN: llc -mtriple=aarch64-linux-gnu -mattr=+sve,+f64mm -asm-verbose=0 < %s 2>%t | FileCheck %s
; RUN: FileCheck --check-prefix=WARN --allow-empty %s <%t
; WARN-NOT: warning
;
; LD1ROB
;
define <vscale x 16 x i8> @ld1rob_i8(<vscale x 16 x i1> %pg, i8* %a) nounwind {
; CHECK-LABEL: ld1rob_i8:
; CHECK-NEXT: ld1rob { z0.b }, p0/z, [x0, #32]
; CHECK-NEXT: ret
%base = getelementptr i8, i8* %a, i64 32
%load = call <vscale x 16 x i8> @llvm.aarch64.sve.ld1ro.nxv16i8(<vscale x 16 x i1> %pg, i8* %base)
ret <vscale x 16 x i8> %load
}
;
; LD1ROH
;
define <vscale x 8 x i16> @ld1roh_i16(<vscale x 8 x i1> %pg, i16* %a) nounwind {
; CHECK-LABEL: ld1roh_i16:
; CHECK-NEXT: ld1roh { z0.h }, p0/z, [x0, #64]
; CHECK-NEXT: ret
%base = getelementptr i16, i16* %a, i64 32
%load = call <vscale x 8 x i16> @llvm.aarch64.sve.ld1ro.nxv8i16(<vscale x 8 x i1> %pg, i16* %base)
ret <vscale x 8 x i16> %load
}
define <vscale x 8 x half> @ld1roh_f16(<vscale x 8 x i1> %pg, half* %a) nounwind {
; CHECK-LABEL: ld1roh_f16:
; CHECK-NEXT: ld1roh { z0.h }, p0/z, [x0, #64]
; CHECK-NEXT: ret
%base = getelementptr half, half* %a, i64 32
%load = call <vscale x 8 x half> @llvm.aarch64.sve.ld1ro.nxv8f16(<vscale x 8 x i1> %pg, half* %base)
ret <vscale x 8 x half> %load
}
define <vscale x 8 x bfloat> @ld1roh_bf16(<vscale x 8 x i1> %pg, bfloat* %a) nounwind #0 {
; CHECK-LABEL: ld1roh_bf16:
; CHECK-NEXT: ld1roh { z0.h }, p0/z, [x0, #64]
; CHECK-NEXT: ret
%base = getelementptr bfloat, bfloat* %a, i64 32
%load = call <vscale x 8 x bfloat> @llvm.aarch64.sve.ld1ro.nxv8bf16(<vscale x 8 x i1> %pg, bfloat* %base)
ret <vscale x 8 x bfloat> %load
}
;
; LD1ROW
;
define<vscale x 4 x i32> @ld1row_i32(<vscale x 4 x i1> %pg, i32* %a) nounwind {
; CHECK-LABEL: ld1row_i32:
; CHECK-NEXT: ld1row { z0.s }, p0/z, [x0, #128]
; CHECK-NEXT: ret
%base = getelementptr i32, i32* %a, i64 32
%load = call <vscale x 4 x i32> @llvm.aarch64.sve.ld1ro.nxv4i32(<vscale x 4 x i1> %pg, i32* %base)
ret <vscale x 4 x i32> %load
}
define<vscale x 4 x float> @ld1row_f32(<vscale x 4 x i1> %pg, float* %a) nounwind {
; CHECK-LABEL: ld1row_f32:
; CHECK-NEXT: ld1row { z0.s }, p0/z, [x0, #128]
; CHECK-NEXT: ret
%base = getelementptr float, float* %a, i64 32
%load = call <vscale x 4 x float> @llvm.aarch64.sve.ld1ro.nxv4f32(<vscale x 4 x i1> %pg, float* %base)
ret <vscale x 4 x float> %load
}
;
; LD1ROD
;
define <vscale x 2 x i64> @ld1rod_i64(<vscale x 2 x i1> %pg, i64* %a) nounwind {
; CHECK-LABEL: ld1rod_i64:
; CHECK-NEXT: ld1rod { z0.d }, p0/z, [x0, #-64]
; CHECK-NEXT: ret
%base = getelementptr i64, i64* %a, i64 -8
%load = call <vscale x 2 x i64> @llvm.aarch64.sve.ld1ro.nxv2i64(<vscale x 2 x i1> %pg, i64* %base)
ret <vscale x 2 x i64> %load
}
define <vscale x 2 x double> @ld1rod_f64(<vscale x 2 x i1> %pg, double* %a) nounwind {
; CHECK-LABEL: ld1rod_f64:
; CHECK-NEXT: ld1rod { z0.d }, p0/z, [x0, #-128]
; CHECK-NEXT: ret
%base = getelementptr double, double* %a, i64 -16
%load = call <vscale x 2 x double> @llvm.aarch64.sve.ld1ro.nxv2f64(<vscale x 2 x i1> %pg, double* %base)
ret <vscale x 2 x double> %load
}
;;;;;;;;;;;;;;
; range checks: immediate must be a multiple of 32 in the range -256, ..., 224
; lower bound
define <vscale x 16 x i8> @ld1rob_i8_lower_bound(<vscale x 16 x i1> %pg, i8* %a) nounwind {
; CHECK-LABEL: ld1rob_i8_lower_bound:
; CHECK-NEXT: ld1rob { z0.b }, p0/z, [x0, #-256]
; CHECK-NEXT: ret
%base = getelementptr i8, i8* %a, i64 -256
%load = call <vscale x 16 x i8> @llvm.aarch64.sve.ld1ro.nxv16i8(<vscale x 16 x i1> %pg, i8* %base)
ret <vscale x 16 x i8> %load
}
; below lower bound
define <vscale x 8 x i16> @ld1roh_i16_below_lower_bound(<vscale x 8 x i1> %pg, i16* %a) nounwind {
; CHECK-LABEL: ld1roh_i16_below_lower_bound:
; CHECK-NEXT: sub x[[BASE:[0-9]+]], x0, #258
; CHECK-NEXT: ld1roh { z0.h }, p0/z, [x[[BASE]]]
; CHECK-NEXT: ret
%base = getelementptr i16, i16* %a, i64 -129
%load = call <vscale x 8 x i16> @llvm.aarch64.sve.ld1ro.nxv8i16(<vscale x 8 x i1> %pg, i16* %base)
ret <vscale x 8 x i16> %load
}
define <vscale x 16 x i8> @ld1rob_i8_below_lower_bound_01(<vscale x 16 x i1> %pg, i8* %a) nounwind {
; CHECK-LABEL: ld1rob_i8_below_lower_bound_01:
; CHECK-NEXT: mov x[[OFFSET:[0-9]+]], #-257
; CHECK-NEXT: ld1rob { z0.b }, p0/z, [x0, x[[OFFSET]]]
; CHECK-NEXT: ret
%base = getelementptr i8, i8* %a, i64 -257
%load = call <vscale x 16 x i8> @llvm.aarch64.sve.ld1ro.nxv16i8(<vscale x 16 x i1> %pg, i8* %base)
ret <vscale x 16 x i8> %load
}
; not a multiple of 32
define<vscale x 4 x i32> @ld1row_i32_not_multiple(<vscale x 4 x i1> %pg, i32* %a) nounwind {
; CHECK-LABEL: ld1row_i32_not_multiple:
; CHECK-NEXT: add x[[BASE:[0-9]+]], x0, #12
; CHECK-NEXT: ld1row { z0.s }, p0/z, [x[[BASE]]]
; CHECK-NEXT: ret
%base = getelementptr i32, i32* %a, i64 3
%load = call <vscale x 4 x i32> @llvm.aarch64.sve.ld1ro.nxv4i32(<vscale x 4 x i1> %pg, i32* %base)
ret <vscale x 4 x i32> %load
}
; upper bound
define <vscale x 2 x i64> @ld1rod_i64_upper_bound(<vscale x 2 x i1> %pg, i64* %a) nounwind {
; CHECK-LABEL: ld1rod_i64_upper_bound:
; CHECK-NEXT: ld1rod { z0.d }, p0/z, [x0, #224]
; CHECK-NEXT: ret
%base = getelementptr i64, i64* %a, i64 28
%load = call <vscale x 2 x i64> @llvm.aarch64.sve.ld1ro.nxv2i64(<vscale x 2 x i1> %pg, i64* %base)
ret <vscale x 2 x i64> %load
}
define <vscale x 16 x i8> @ld1rob_i8_beyond_upper_bound(<vscale x 16 x i1> %pg, i8* %a) nounwind {
; CHECK-LABEL: ld1rob_i8_beyond_upper_bound:
; CHECK-NEXT: mov w[[OFFSET:[0-9]+]], #225
; CHECK-NEXT: ld1rob { z0.b }, p0/z, [x0, x[[OFFSET]]]
; CHECK-NEXT: ret
%base = getelementptr i8, i8* %a, i64 225
%load = call <vscale x 16 x i8> @llvm.aarch64.sve.ld1ro.nxv16i8(<vscale x 16 x i1> %pg, i8* %base)
ret <vscale x 16 x i8> %load
}
declare <vscale x 16 x i8> @llvm.aarch64.sve.ld1ro.nxv16i8(<vscale x 16 x i1>, i8*)
declare <vscale x 8 x i16> @llvm.aarch64.sve.ld1ro.nxv8i16(<vscale x 8 x i1>, i16*)
declare <vscale x 8 x half> @llvm.aarch64.sve.ld1ro.nxv8f16(<vscale x 8 x i1>, half*)
declare <vscale x 8 x bfloat> @llvm.aarch64.sve.ld1ro.nxv8bf16(<vscale x 8 x i1>, bfloat*)
declare <vscale x 4 x i32> @llvm.aarch64.sve.ld1ro.nxv4i32(<vscale x 4 x i1>, i32*)
declare <vscale x 4 x float> @llvm.aarch64.sve.ld1ro.nxv4f32(<vscale x 4 x i1>, float*)
declare <vscale x 2 x i64> @llvm.aarch64.sve.ld1ro.nxv2i64(<vscale x 2 x i1>, i64*)
declare <vscale x 2 x double> @llvm.aarch64.sve.ld1ro.nxv2f64(<vscale x 2 x i1>, double*)
; +bf16 is required for the bfloat version.
attributes #0 = { "target-features"="+sve,+f64mm,+bf16" }