couldnt-join-subrange-3.mir
16.8 KB
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
# RUN: llc -mtriple=amdgcn--amdpal -mcpu=gfx900 -run-pass simple-register-coalescing -verify-machineinstrs -o - %s | FileCheck -check-prefix GCN %s
#
# GCN: .entry:
--- |
; ModuleID = '<stdin>'
source_filename = "llpcPipeline"
target datalayout = "e-p:64:64-p1:64:64-p2:32:32-p3:32:32-p4:64:64-p5:32:32-p6:32:32-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64-S32-A5"
target triple = "amdgcn--amdpal"
; Function Attrs: nounwind readonly
declare <4 x float> @llvm.amdgcn.buffer.load.format.v4f32(<4 x i32>, i32, i32, i1, i1) #0
; Function Attrs: nounwind
define dllexport amdgpu_ps void @_amdgpu_ps_main() local_unnamed_addr #1 !spirv.ExecutionModel !1 {
.entry:
%0 = call <2 x float> @llvm.trunc.v2f32(<2 x float> undef)
%1 = fptoui <2 x float> %0 to <2 x i32>
%2 = lshr <2 x i32> %1, <i32 4, i32 4>
%3 = extractelement <2 x i32> %2, i32 0
%4 = mul i32 %3, 3
%5 = insertelement <4 x i32> undef, i32 %4, i32 1
%6 = shufflevector <4 x i32> %5, <4 x i32> undef, <4 x i32> <i32 0, i32 1, i32 4, i32 5>
%__llpc_global_proxy_r6.8.vec.insert1387 = insertelement <4 x i32> %6, i32 undef, i32 2
%__llpc_global_proxy_r6.12.vec.insert1420 = insertelement <4 x i32> %__llpc_global_proxy_r6.8.vec.insert1387, i32 undef, i32 3
%__llpc_global_proxy_r6.8.vec.insert1391 = insertelement <4 x i32> %__llpc_global_proxy_r6.12.vec.insert1420, i32 undef, i32 2
%__llpc_global_proxy_r4.12.vec.insert1195 = shufflevector <4 x i32> undef, <4 x i32> %__llpc_global_proxy_r6.8.vec.insert1391, <4 x i32> <i32 0, i32 1, i32 2, i32 5>
br label %._crit_edge3553
._crit_edge3553: ; preds = %._crit_edge3553, %.entry
%__llpc_global_proxy_r10.12.vec.extract24363572 = phi i32 [ 0, %.entry ], [ %8, %._crit_edge3553 ]
%__llpc_global_proxy_r4.23564 = phi <4 x i32> [ %__llpc_global_proxy_r4.12.vec.insert1195, %.entry ], [ %__llpc_global_proxy_r4.12.vec.insert1200, %._crit_edge3553 ]
%__llpc_global_proxy_r4.12.vec.extract = extractelement <4 x i32> %__llpc_global_proxy_r4.23564, i32 3
%7 = add i32 %__llpc_global_proxy_r4.12.vec.extract, 1
%__llpc_global_proxy_r4.12.vec.insert1200 = insertelement <4 x i32> %__llpc_global_proxy_r4.23564, i32 %7, i32 3
%8 = add nuw nsw i32 %__llpc_global_proxy_r10.12.vec.extract24363572, 1
%9 = icmp ult i32 %8, 3
br i1 %9, label %._crit_edge3553, label %._crit_edge3575, !llvm.loop !2, !amdgpu.uniform !4, !structurizecfg.uniform !4
._crit_edge3575: ; preds = %._crit_edge3553
br i1 undef, label %._crit_edge3411, label %.lr.ph3410.preheader, !amdgpu.uniform !4
.lr.ph3410.preheader: ; preds = %._crit_edge3575
%10 = call <4 x float> @llvm.amdgcn.buffer.load.format.v4f32(<4 x i32> undef, i32 %__llpc_global_proxy_r4.12.vec.extract, i32 0, i1 false, i1 false) #6
%bc3321.le = bitcast <4 x float> %10 to <4 x i32>
%__llpc_global_proxy_r11.12.vec.insert2769.le = shufflevector <4 x i32> undef, <4 x i32> %bc3321.le, <4 x i32> <i32 0, i32 1, i32 2, i32 4>
%__llpc_global_proxy_r11.0.vec.insert2624 = insertelement <4 x i32> %__llpc_global_proxy_r11.12.vec.insert2769.le, i32 -1, i32 0
br label %.lr.ph3410
.lr.ph3410: ; preds = %.lr.ph3410, %.lr.ph3410.preheader
%__llpc_global_proxy_r11.223394 = phi <4 x i32> [ %11, %.lr.ph3410 ], [ %__llpc_global_proxy_r11.0.vec.insert2624, %.lr.ph3410.preheader ]
%11 = shufflevector <4 x i32> <i32 0, i32 0, i32 0, i32 undef>, <4 x i32> %__llpc_global_proxy_r11.223394, <4 x i32> <i32 0, i32 1, i32 2, i32 7>
br i1 true, label %.lr.ph3410, label %DummyReturnBlock, !amdgpu.uniform !4, !structurizecfg.uniform !4
._crit_edge3411: ; preds = %._crit_edge3575
%12 = shufflevector <4 x i32> undef, <4 x i32> %__llpc_global_proxy_r4.12.vec.insert1200, <4 x i32> <i32 0, i32 1, i32 2, i32 7>
%__llpc_global_proxy_r4.12.vec.insert1202 = insertelement <4 x i32> %12, i32 undef, i32 3
%__llpc_global_proxy_r4.12.vec.insert1208 = insertelement <4 x i32> %__llpc_global_proxy_r4.12.vec.insert1202, i32 undef, i32 3
%13 = shufflevector <4 x i32> undef, <4 x i32> %__llpc_global_proxy_r4.12.vec.insert1208, <4 x i32> <i32 0, i32 1, i32 2, i32 7>
%__llpc_global_proxy_r4.12.vec.insert1216 = insertelement <4 x i32> %13, i32 undef, i32 3
%__llpc_global_proxy_r4.12.vec.insert1232 = insertelement <4 x i32> %__llpc_global_proxy_r4.12.vec.insert1216, i32 undef, i32 3
%14 = shufflevector <4 x i32> undef, <4 x i32> %__llpc_global_proxy_r4.12.vec.insert1232, <4 x i32> <i32 0, i32 1, i32 2, i32 7>
%15 = shufflevector <4 x i32> %14, <4 x i32> undef, <3 x i32> <i32 0, i32 1, i32 2>
%16 = bitcast <3 x i32> %15 to <3 x float>
%17 = fmul reassoc nnan arcp contract <3 x float> %16, zeroinitializer
%18 = shufflevector <3 x float> %17, <3 x float> undef, <2 x i32> <i32 0, i32 1>
%19 = call <2 x float> @llvm.minnum.v2f32(<2 x float> %18, <2 x float> <float 3.100000e+01, float 3.100000e+01>)
%20 = bitcast <2 x float> %19 to <2 x i32>
%21 = extractelement <2 x i32> %20, i32 0
%22 = insertelement <3 x i32> undef, i32 %21, i32 0
%23 = insertelement <3 x i32> %22, i32 undef, i32 1
%24 = insertelement <3 x i32> %23, i32 undef, i32 2
%25 = bitcast <3 x i32> %24 to <3 x float>
%26 = fmul reassoc nnan arcp contract <3 x float> %25, zeroinitializer
%27 = fadd reassoc nnan arcp contract <3 x float> zeroinitializer, %26
%28 = fmul reassoc nnan arcp contract <3 x float> %27, zeroinitializer
%29 = fadd reassoc nnan arcp contract <3 x float> %28, zeroinitializer
%30 = bitcast <3 x float> %29 to <3 x i32>
%31 = extractelement <3 x i32> %30, i32 0
%32 = insertelement <4 x i32> undef, i32 %31, i32 0
%33 = insertelement <4 x i32> %32, i32 undef, i32 1
%34 = insertelement <4 x i32> %33, i32 undef, i32 2
%35 = insertelement <4 x i32> %34, i32 undef, i32 3
%36 = shufflevector <4 x i32> %35, <4 x i32> undef, <3 x i32> <i32 0, i32 1, i32 2>
%37 = bitcast <3 x i32> %36 to <3 x float>
%38 = fmul reassoc nnan arcp contract <3 x float> %37, zeroinitializer
%39 = fadd reassoc nnan arcp contract <3 x float> %38, zeroinitializer
%40 = extractelement <3 x float> %39, i32 0
%41 = call <2 x half> @llvm.amdgcn.cvt.pkrtz(float %40, float undef) #7
call void @llvm.amdgcn.exp.compr.v2f16(i32 0, i32 15, <2 x half> %41, <2 x half> undef, i1 true, i1 true) #6
ret void
DummyReturnBlock: ; preds = %.lr.ph3410
ret void
}
; Function Attrs: nounwind readnone speculatable
declare <2 x float> @llvm.trunc.v2f32(<2 x float>) #2
; Function Attrs: nounwind readnone speculatable
declare <2 x float> @llvm.minnum.v2f32(<2 x float>, <2 x float>) #2
; Function Attrs: nounwind readnone speculatable
declare <2 x half> @llvm.amdgcn.cvt.pkrtz(float, float) #2
; Function Attrs: nounwind
declare void @llvm.amdgcn.exp.compr.v2f16(i32, i32, <2 x half>, <2 x half>, i1, i1) #3
; Function Attrs: convergent nounwind
declare { i1, i64 } @llvm.amdgcn.if(i1) #4
; Function Attrs: convergent nounwind
declare { i1, i64 } @llvm.amdgcn.else(i64) #4
; Function Attrs: convergent nounwind readnone
declare i64 @llvm.amdgcn.break(i64) #5
; Function Attrs: convergent nounwind readnone
declare i64 @llvm.amdgcn.if.break(i1, i64) #5
; Function Attrs: convergent nounwind readnone
declare i64 @llvm.amdgcn.else.break(i64, i64) #5
; Function Attrs: convergent nounwind
declare i1 @llvm.amdgcn.loop(i64) #4
; Function Attrs: convergent nounwind
declare void @llvm.amdgcn.end.cf(i64) #4
; Function Attrs: nounwind
declare void @llvm.stackprotector(i8*, i8**) #6
attributes #0 = { nounwind readonly "target-cpu"="gfx900" }
attributes #1 = { nounwind "InitialPSInputAddr"="3841" "target-cpu"="gfx900" }
attributes #2 = { nounwind readnone speculatable "target-cpu"="gfx900" }
attributes #3 = { nounwind "target-cpu"="gfx900" }
attributes #4 = { convergent nounwind }
attributes #5 = { convergent nounwind readnone }
attributes #6 = { nounwind }
attributes #7 = { nounwind readnone speculatable }
!amdgpu.pal.metadata = !{!0}
!0 = !{i32 268435482, i32 7, i32 268435488, i32 -1, i32 268435480, i32 916933962, i32 268435481, i32 -1162810017, i32 268435538, i32 4096, i32 268435539, i32 8192, i32 11338, i32 53215232, i32 11339, i32 20, i32 41411, i32 4, i32 41393, i32 8, i32 41479, i32 0, i32 41476, i32 17301504, i32 41478, i32 1087, i32 41721, i32 45, i32 41633, i32 0, i32 41645, i32 0, i32 268435528, i32 0, i32 268435493, i32 0, i32 268435500, i32 0, i32 268435507, i32 256, i32 268435514, i32 104, i32 268435536, i32 0, i32 11274, i32 2883584, i32 11275, i32 6, i32 41412, i32 0, i32 41413, i32 4, i32 41400, i32 16908288, i32 41398, i32 5, i32 41395, i32 0, i32 41396, i32 0, i32 41397, i32 0, i32 41619, i32 100860300, i32 41475, i32 6160, i32 41103, i32 15, i32 268435485, i32 0, i32 268435529, i32 0, i32 268435494, i32 0, i32 268435501, i32 0, i32 268435508, i32 256, i32 268435515, i32 104, i32 41720, i32 0, i32 41744, i32 0, i32 41747, i32 2097152, i32 41685, i32 65536, i32 268435460, i32 1376215782, i32 268435461, i32 835526634, i32 268435476, i32 -918515376, i32 268435477, i32 679325817, i32 268435532, i32 7, i32 49752, i32 127, i32 11348, i32 268435459, i32 11349, i32 268435460, i32 11340, i32 268435456, i32 11342, i32 0, i32 11343, i32 1, i32 11344, i32 2, i32 11345, i32 3, i32 11346, i32 4, i32 11347, i32 6, i32 41361, i32 0, i32 41362, i32 1, i32 41363, i32 2, i32 41364, i32 3, i32 41365, i32 4, i32 11276, i32 268435456, i32 11278, i32 5}
!1 = !{i32 4}
!2 = distinct !{!2, !3}
!3 = !{!"llvm.loop.unroll.count", i32 32}
!4 = !{}
...
---
name: _amdgpu_ps_main
alignment: 1
exposesReturnsTwice: false
legalized: false
regBankSelected: false
selected: false
failedISel: false
tracksRegLiveness: true
registers:
- { id: 0, class: sgpr_128, preferred-register: '' }
- { id: 1, class: sreg_32_xm0, preferred-register: '%5' }
- { id: 2, class: sgpr_128, preferred-register: '' }
- { id: 3, class: sreg_32_xm0, preferred-register: '' }
- { id: 4, class: sgpr_128, preferred-register: '' }
- { id: 5, class: sreg_32_xm0, preferred-register: '%1' }
- { id: 6, class: sgpr_128, preferred-register: '' }
- { id: 7, class: sgpr_128, preferred-register: '' }
- { id: 8, class: sgpr_128, preferred-register: '' }
- { id: 9, class: sreg_32_xm0, preferred-register: '' }
- { id: 10, class: vgpr_32, preferred-register: '' }
- { id: 11, class: vgpr_32, preferred-register: '' }
- { id: 12, class: vgpr_32, preferred-register: '' }
- { id: 13, class: sreg_32_xm0, preferred-register: '' }
- { id: 14, class: sreg_32_xm0, preferred-register: '' }
- { id: 15, class: sreg_32, preferred-register: '' }
- { id: 16, class: sreg_32_xm0, preferred-register: '' }
- { id: 17, class: sreg_32_xm0, preferred-register: '' }
- { id: 18, class: sgpr_128, preferred-register: '' }
- { id: 19, class: sreg_32_xm0, preferred-register: '' }
- { id: 20, class: sreg_32_xm0, preferred-register: '' }
- { id: 21, class: sreg_32_xm0, preferred-register: '' }
- { id: 22, class: vreg_128, preferred-register: '' }
- { id: 23, class: vgpr_32, preferred-register: '' }
- { id: 24, class: sgpr_128, preferred-register: '' }
- { id: 25, class: sreg_32_xm0, preferred-register: '' }
- { id: 26, class: sreg_32_xm0, preferred-register: '' }
- { id: 27, class: sgpr_128, preferred-register: '' }
- { id: 28, class: sreg_32_xm0, preferred-register: '' }
- { id: 29, class: sreg_32_xm0, preferred-register: '' }
- { id: 30, class: sreg_32_xm0, preferred-register: '' }
- { id: 31, class: sreg_32_xm0, preferred-register: '' }
- { id: 32, class: sreg_32_xm0, preferred-register: '' }
- { id: 33, class: sreg_32_xm0, preferred-register: '' }
- { id: 34, class: sgpr_128, preferred-register: '' }
- { id: 35, class: sreg_64, preferred-register: '' }
- { id: 36, class: sreg_64, preferred-register: '' }
- { id: 37, class: vgpr_32, preferred-register: '' }
- { id: 38, class: vgpr_32, preferred-register: '' }
- { id: 39, class: vgpr_32, preferred-register: '' }
- { id: 40, class: vgpr_32, preferred-register: '' }
- { id: 41, class: vgpr_32, preferred-register: '' }
- { id: 42, class: vgpr_32, preferred-register: '' }
- { id: 43, class: vgpr_32, preferred-register: '' }
- { id: 44, class: vgpr_32, preferred-register: '' }
- { id: 45, class: vgpr_32, preferred-register: '' }
- { id: 46, class: vgpr_32, preferred-register: '' }
- { id: 47, class: vgpr_32, preferred-register: '' }
- { id: 48, class: vgpr_32, preferred-register: '' }
- { id: 49, class: vgpr_32, preferred-register: '' }
- { id: 50, class: vgpr_32, preferred-register: '' }
- { id: 51, class: vgpr_32, preferred-register: '' }
- { id: 52, class: vreg_128, preferred-register: '' }
- { id: 53, class: vreg_128, preferred-register: '' }
- { id: 54, class: vreg_128, preferred-register: '' }
- { id: 55, class: vreg_128, preferred-register: '' }
- { id: 56, class: vgpr_32, preferred-register: '' }
- { id: 57, class: vgpr_32, preferred-register: '' }
- { id: 58, class: vgpr_32, preferred-register: '' }
- { id: 59, class: vreg_128, preferred-register: '' }
- { id: 60, class: vgpr_32, preferred-register: '' }
- { id: 61, class: vgpr_32, preferred-register: '' }
- { id: 62, class: vgpr_32, preferred-register: '' }
- { id: 63, class: vreg_128, preferred-register: '' }
- { id: 64, class: vreg_128, preferred-register: '' }
- { id: 65, class: vgpr_32, preferred-register: '' }
- { id: 66, class: vreg_128, preferred-register: '' }
- { id: 67, class: vgpr_32, preferred-register: '' }
- { id: 68, class: vgpr_32, preferred-register: '' }
- { id: 69, class: vgpr_32, preferred-register: '' }
- { id: 70, class: sreg_32_xm0, preferred-register: '' }
- { id: 71, class: vreg_128, preferred-register: '' }
liveins:
frameInfo:
isFrameAddressTaken: false
isReturnAddressTaken: false
hasStackMap: false
hasPatchPoint: false
stackSize: 0
offsetAdjustment: 0
maxAlignment: 0
adjustsStack: false
hasCalls: false
stackProtector: ''
maxCallFrameSize: 4294967295
hasOpaqueSPAdjustment: false
hasVAStart: false
hasMustTailInVarArgFunc: false
localFrameSize: 0
savePoint: ''
restorePoint: ''
fixedStack:
stack:
constants:
body: |
bb.0..entry:
successors: %bb.1(0x80000000)
%10:vgpr_32 = V_TRUNC_F32_e32 undef %11:vgpr_32, implicit $exec
%12:vgpr_32 = V_CVT_U32_F32_e32 killed %10, implicit $exec
%50:vgpr_32 = V_LSHRREV_B32_e32 4, killed %12, implicit $exec
%51:vgpr_32 = V_MUL_LO_I32 killed %50, 3, implicit $exec
undef %52.sub0:vreg_128 = COPY %51
%52.sub3:vreg_128 = COPY %51
%9:sreg_32_xm0 = S_MOV_B32 0
%70:sreg_32_xm0 = COPY killed %9
%71:vreg_128 = COPY killed %52
bb.1.._crit_edge3553:
successors: %bb.1(0x7c000000), %bb.2(0x04000000)
%53:vreg_128 = COPY killed %71
%1:sreg_32_xm0 = COPY killed %70
%57:vgpr_32 = V_ADD_U32_e32 target-flags(amdgpu-rel32-lo) 1, %53.sub3, implicit $exec
%55:vreg_128 = COPY %53
%55.sub3:vreg_128 = COPY killed %57
%5:sreg_32_xm0 = S_ADD_I32 killed %1, 1, implicit-def dead $scc
S_CMP_LT_U32 %5, 3, implicit-def $scc
%54:vreg_128 = COPY %55
%70:sreg_32_xm0 = COPY killed %5
%71:vreg_128 = COPY killed %54
S_CBRANCH_SCC1 %bb.1, implicit killed $scc
S_BRANCH %bb.2
bb.2.._crit_edge3575:
successors: %bb.5(0x40000000), %bb.3(0x40000000)
S_CBRANCH_SCC1 %bb.5, implicit undef $scc
S_BRANCH %bb.3
bb.3..lr.ph3410.preheader:
successors: %bb.4(0x80000000)
dead %22:vreg_128 = BUFFER_LOAD_FORMAT_XYZW_IDXEN killed %53.sub3, undef %24:sgpr_128, 0, 0, 0, 0, 0, 0, 0, implicit $exec :: (dereferenceable load 16 from constant-pool, align 1, addrspace 4)
dead %60:vgpr_32 = V_MOV_B32_e32 -1, implicit $exec
%36:sreg_64 = S_AND_B64 $exec, -1, implicit-def dead $scc
dead %67:vgpr_32 = V_MOV_B32_e32 0, implicit $exec
bb.4..lr.ph3410:
successors: %bb.4(0x7c000000), %bb.6(0x04000000)
$vcc = COPY %36
S_CBRANCH_VCCNZ %bb.4, implicit killed $vcc
S_BRANCH %bb.6
bb.5.._crit_edge3411:
%39:vgpr_32 = V_MUL_F32_e32 target-flags(amdgpu-gotprel) 0, killed %55.sub0, implicit $exec
%41:vgpr_32 = V_MIN_F32_e32 1106771968, killed %39, implicit $exec
%42:vgpr_32 = nnan arcp contract reassoc V_MAD_F32 0, killed %41, 0, 0, 0, 0, 0, 0, implicit $exec
%43:vgpr_32 = nnan arcp contract reassoc V_MAD_F32 0, killed %42, 0, 0, 0, 0, 0, 0, implicit $exec
%44:vgpr_32 = V_MAD_F32 0, killed %43, 0, 0, 0, 0, 0, 0, implicit $exec
%45:vgpr_32 = V_CVT_PKRTZ_F16_F32_e64 0, killed %44, 0, undef %46:vgpr_32, 0, 0, implicit $exec
EXP_DONE 0, killed %45, undef %47:vgpr_32, undef %48:vgpr_32, undef %49:vgpr_32, -1, -1, 15, implicit $exec
S_ENDPGM 0
bb.6.DummyReturnBlock:
S_ENDPGM 0
...